# Computer Architecture Lec 5b

Dr. Esti Stein

(Partly taken from Dr. Alon Schclar slides)

Based on slides by:

Prof. Myung-Eui Lee
Korea University of Technology & Education

Department of Information & Communication

Taken from: M.
Mano/Computer Design and
Architecture 3<sup>rd</sup> Ed.

# Going to Interrupt Cycle



# Interrupt Routine Arrangement in Memory



#### QUIZ2

#### Consider:

$$PC = 255$$
,  $T_0 = 1$ ,  $IEN = 1$ ,  $FGI = 1$ ,  $E = 1$ 

Determine the content of the registers below after each tick of the sequence counter

| Ι | E | PC  | AR | IR | R | Tick end |
|---|---|-----|----|----|---|----------|
| - | 1 | 255 | -  | -  | 0 | initial  |
|   |   |     |    |    |   | $T_0$    |
|   |   |     |    |    |   | $T_1$    |
|   |   |     |    |    |   | $T_2$    |
|   |   |     |    |    |   | $T_3$    |

0: 1: 0 BUN 460

Main
255 : CLE
Program
256 : ←

••

460: ...

#### **IO** Routine

: ION

: 1 BUN 0



|     | 200                 |      | _ | -0            |
|-----|---------------------|------|---|---------------|
|     |                     |      |   | $T_1$         |
|     |                     |      |   | $T_2$         |
| R'T | <sub>0</sub> : AR ∢ | – PC |   | $\neg$ $_{1}$ |

AR

PC

256

 $\mathbf{R}\mathbf{T}_0: \mathbf{A}\mathbf{R} \leftarrow 0, \mathbf{T}\mathbf{R} \leftarrow \mathbf{P}\mathbf{C}$ 

 $\mathbf{R'}\mathbf{T}_1 : \mathbf{IR} \leftarrow \mathbf{M}[\mathbf{AR}],$  $\mathbf{PC} \leftarrow \mathbf{PC} + \mathbf{1}$ 

TR

 $\mathbf{R}\mathbf{T}_1: \mathbf{M}[\mathbf{A}\mathbf{R}] \leftarrow \mathbf{T}\mathbf{R}$ ,  $\mathbf{P}\mathbf{C} \leftarrow \mathbf{0}$ 

 $\mathbf{R'T}_2: D_0,..., D_7 \leftarrow$   $\mathbf{Decode\ IR}(12\text{-}14)$   $\mathbf{AR} \leftarrow \mathbf{IR}(0\text{-}11),$   $\mathbf{I} \leftarrow \mathbf{IR}(15)$ 

 $\begin{aligned} \mathbf{R}\mathbf{T}_2: \mathbf{PC} \leftarrow \mathbf{PC} + 1, \\ \mathbf{IEN} \leftarrow 0, \\ \mathbf{R} \leftarrow 0, \mathbf{SC} \leftarrow 0 \end{aligned}$ 

0:

tick

 $T_{\alpha}$ 

1: 0 BUN 460

• •

Main 255: CLE Program<sup>256</sup>:

460: ... **IO Routine** 

: ION

: 1 BUN 0





0: 0 BUN 460 Main 255 : CLE Program<sup>256</sup>: 460: ... **IO** Routine

ION

1 BUN 0





255 : CLE Program<sup>256</sup>:



0: 2561: 0 BUN 460 Main 255 : CLE Program<sup>256</sup>: 460: ...

**IO** Routine

1 BUN 0

• 9

ION

tick

 $T_0$ 

 $T_1$ 

 $T_2$ 



0: 2560 BUN 460 Main 255 : CLE Program<sup>256</sup>: 460: ... **IO** Routine

ION

1 BUN 0



0: 2560 BUN 460 Main 255 : CLE Program<sup>256</sup>: 460: ... **IO** Routine

ION

1 BUN 0

• 11

#### QUIZ3

Determine the content of the registers at the end of the execution of each of the instructions mentioned below.

 $\mathbf{R'}\mathbf{T}_0: \mathbf{AR} \leftarrow \mathbf{PC}$ 

 $\mathbf{R}\mathbf{T}_0: \mathbf{A}\mathbf{R} \leftarrow 0, \, \mathbf{T}\mathbf{R} \leftarrow \mathbf{P}\mathbf{C}$ 

 $\mathbf{R'}\mathbf{T}_1: \mathbf{IR} \leftarrow \mathbf{M}[\mathbf{AR}],$  $\mathbf{PC} \leftarrow \mathbf{PC} + \mathbf{1}$ 

 $\mathbf{R}T_1 : \mathbf{M}[\mathbf{A}\mathbf{R}] \leftarrow \mathbf{T}\mathbf{R}$ ,  $\mathbf{P}\mathbf{C} \leftarrow \mathbf{0}$ 

 $\mathbf{R'T}_2: \mathbf{D}_0, ..., \mathbf{D}_7 \leftarrow$ Decode IR(12-14)  $\mathbf{AR} \leftarrow \mathbf{IR}(0\text{-}11),$   $\mathbf{I} \leftarrow \mathbf{IR}(15)$ 

 $\begin{aligned} \mathbf{R}\mathbf{T}_2 : \mathbf{PC} \leftarrow \mathbf{PC} + 1, \\ \mathbf{IEN} \leftarrow 0, \\ \mathbf{R} \leftarrow 0, \mathbf{SC} \leftarrow 0 \end{aligned}$ 

0: 256

1: 0 BUN 460

. .

Main 255: CLE Program<sup>256</sup>:

. . .

460: ...

**IO** Routine

480: ION

481: 1 BUN 0

| IEN | I | IR | PC | AR | R | line |
|-----|---|----|----|----|---|------|
|     |   |    |    |    |   | 1    |
|     |   |    |    |    |   | 480  |
|     |   |    |    |    |   | 481  |

#### Flowchart for computer operation



Figure 5-15 Flowchart for computer operation.

# Summery of Control Functions & Microoperations

```
R'T_0:
Fetch
                                            AR \leftarrow PC
                                 R'T_1: IR \leftarrow M[AR], PC \leftarrow PC + 1
                                 R'T_2: D_0, \ldots, D_7 \leftarrow \text{Decode } IR(12-14),
Decode
                                            AR \leftarrow IR(0-11), I \leftarrow IR(15)
                               D_{1}^{\prime}IT_{3}:
                                            AR \leftarrow M[AR]
Indirect
Interrupt:
    T_0'T_1'T_2'(IEN)(FGI + FGO): R \leftarrow 1
                                  RT_0: AR \leftarrow 0, TR \leftarrow PC
                                  RT_1: M[AR] \leftarrow TR, PC \leftarrow 0
                                  RT_2: PC \leftarrow PC + 1, IEN \leftarrow 0, R \leftarrow 0, SC \leftarrow 0
Memory-reference:
                                 D_0T_4: DR \leftarrow M[AR]
   AND
                                 D_0T_5: AC \leftarrow AC \wedge DR, SC \leftarrow 0
   ADD
                                 D_1T_4: DR \leftarrow M[AR]
                                 D_1T_5: AC \leftarrow AC + DR, E \leftarrow C_{out}, SC \leftarrow 0
                                 D_2T_4: DR \leftarrow M[AR]
   LDA
                                 D_2T_5: AC \leftarrow DR, SC \leftarrow 0
                                 D_3T_4: M[AR] \leftarrow AC, SC \leftarrow 0
   STA
                                 D_4T_4: PC \leftarrow AR, SC \leftarrow 0
   BUN
                                 D_5T_4: M[AR] \leftarrow PC, AR \leftarrow AR + 1
   BSA
                                 D_5T_5: PC \leftarrow AR, SC \leftarrow 0
   ISZ
                                 D_6T_4: DR \leftarrow M[AR]
                                 D_6T_5: DR \leftarrow DR + 1
                                 D_6T_6: M[AR] \leftarrow DR, if (DR = 0) then (PC \leftarrow PC + 1), SC \leftarrow 0
```

• 14

# Summery of Control Functions & Microoperations

```
Register-reference:
                              D_7I'T_3 = r (common to all register-reference instructions)
                              IR(i) = B_i (i = 0, 1, 2, ..., 11)
                                   r: SC ← 0
                               rB_{11}: AC \leftarrow 0
  CLA
  CLE
                               rB_{10}: E \leftarrow 0
                                rB_0: AC \leftarrow \overline{AC}
  CMA
                                rB_8: E \leftarrow \overline{E}
  CME
                                rB_7: AC \leftarrow \text{shr } AC, AC(15) \leftarrow E, E \leftarrow AC(0)
  CIR
  CIL
                                rB_6: AC \leftarrow \text{shl } AC, AC(0) \leftarrow E, E \leftarrow AC(15)
                                rB_5: AC \leftarrow AC + 1
  INC
  SPA
                                rB_4: If (AC(15) = 0) then (PC \leftarrow PC + 1)
                                rB_3: If (AC(15) = 1) then (PC \leftarrow PC + 1)
  SNA
                                rB_2: If (AC = 0) then PC \leftarrow PC + 1)
  SZA
  SZE
                                        If (E = 0) then (PC \leftarrow PC + 1)
                                rB_1:
  HLT
                                         S \leftarrow 0
                                rB_0:
Input-output:
                              D_7IT_3 = p (common to all input-output instructions)
                              IR(i) = B_i (i = 6, 7, 8, 9, 10, 11)
                                  p:
                                         SC \leftarrow 0
  INP
                               pB_{11}: AC(0-7) \leftarrow INPR, FGI \leftarrow 0
                               pB_{10}: OUTR \leftarrow AC(0-7), FGO \leftarrow 0
  OUT
                               pB_9: If (FGI = 1) then (PC \leftarrow PC + 1)
  SKI
                               pB_8: If (FGO = 1) then (PC \leftarrow PC + 1)
  SKO
                                        IEN \leftarrow 1
  ION
                               pB_7:
                                         IEN \leftarrow 0
  IOF
                                pB_6:
```

• 15

#### QUIZ4

An output program resides in memory starting from address 2300.

It is executing after the computer recognizes an interrupt when FGO becomes a 1 (while IEN = 1).

- 1. What instruction must be placed at address 1?
- 2. What must be the last two instruction of the output program?

 $\mathbf{R'}\mathbf{T}_0: \mathbf{AR} \leftarrow \mathbf{PC}$ 

 $\mathbf{R}\mathbf{T}_0: \mathbf{A}\mathbf{R} \leftarrow 0, \, \mathbf{T}\mathbf{R} \leftarrow \mathbf{P}\mathbf{C}$ 

 $\mathbf{R}'\mathbf{T}_1: \mathbf{IR} \leftarrow \mathbf{M}[\mathbf{AR}],$  $\mathbf{PC} \leftarrow \mathbf{PC} + \mathbf{1}$ 

 $\mathbf{R}\mathbf{T}_1: \mathbf{M}[\mathbf{A}\mathbf{R}] \leftarrow \mathbf{T}\mathbf{R},$  $\mathbf{P}\mathbf{C} \leftarrow \mathbf{0}$ 

 $R'T_2: D_0,..., D_7 \leftarrow$ Decode IR(12-14)  $AR \leftarrow IR(0-11),$  $I \leftarrow IR(15)$ 

 $\begin{aligned} \mathbf{R}\mathbf{T}_2 : \mathbf{PC} \leftarrow \mathbf{PC} + 1, \\ \mathbf{IEN} \leftarrow 0, \\ \mathbf{R} \leftarrow 0, \mathbf{SC} \leftarrow 0 \end{aligned}$ 

#### **QUIZ4A**

#### Implement the following instruction:

DEC:  $AC \leftarrow AC - 1$ 

#### Register-reference:

```
D_7I'T_3 = r (common to all register-reference instructions)
                              IR(i) = B_i (i = 0, 1, 2, ..., 11)
                                  r: SC \leftarrow 0
                              rB_{11}: AC \leftarrow 0
CLA
CLE
                              rB_{10}: E \leftarrow 0
                               rB_9: AC \leftarrow \overline{AC}
CMA
                               rB_8: E \leftarrow \overline{E}
CME
                               rB_7: AC \leftarrow \operatorname{shr} AC, AC(15) \leftarrow E, E \leftarrow AC(0)
CIR
                               rB_6: AC \leftarrow \text{shl } AC, AC(0) \leftarrow E, E \leftarrow AC(15)
CIL
INC
                               rB_5:
                                         AC \leftarrow AC + 1
SPA
                               rB_4:
                                         If (AC(15) = 0) then (PC \leftarrow PC + 1)
                                         If (AC(15) = 1) then (PC \leftarrow PC + 1)
SNA
                               rB_3:
SZA
                                         If (AC = 0) then PC \leftarrow PC + 1
                               rB_2:
SZE
                               rB_1:
                                         If (E = 0) then (PC \leftarrow PC + 1)
HLT
                               rB_0:
                                         S \leftarrow 0
```